Electronics and Tele-communication

Name : Dr. Manoranjan Pradhan
Designation : Associate Professor
Phone No. : 91-9437419566
Email Id : mpradhan_etc@vssut.ac.in
Date of Birth : 02-07-1966
Date of Joining : 29-08-2001

B.E–1992 (U.C.E.,Burla) M.E–2005(U.C.E.,Burla) Ph.D (Engineering )–2013 (Sambalpur University)

FPGA basedVLSI Design, Microprocessor

Teaching-21 years,Research-16 years

Graduate Level : Microprocessor, Microcontroller and Embedded System
Post Graduate Level : Digital CMOS VLSI Design, High Level VLSI Design.

FPGA based VLSI Design, Vedic algorithm architecture, Redundant Binary architecture

Ph. D. Candidates : Degree Awarded -02, Continuing-05
M. Tech. Candidates : Degree Awarded -26, Continuing-1
  1. NRTS for the period 1979-1983
Life member of ISTE
  1. AICTE MODROB Project-Modernization of Microcontroller and Embedded System Lab (8.5 Lakh),2017-19

International Publications

  1. S,Sahu,B.Bhoi,M.Pradhan. Improved Redundant Binary Adder Realization in FPGA,Journal of Circuits, Systems and Computers,World Scientific Publishing Company,pp.2150287,June 2021.
  2. S,Sahu,B.Bhoi,M.Pradhan. Fast Signed multiplier using Vedic Nikhilam architecture,IET Circuits, Devices & Systems,14(8),pp1160-1166,Dec 2020.
  3. B.Bhoi,N.Mishra,M.Pradhan.Synthesis and simulation study of non restoring cell architecture layout in perpendicular nano magnetic logic,Journal of Computational Electronics,19(1),pp.407-418,Mar 2020.
  4. B.Bhoi,N.Mishra,L.Jamal,M.Pradhan.Low-cost synthesis approach for reversible authenticator circuits in QCA environment,International Journal of Nanoelectronics and Materials,pp.205-220,2019.
  5. B.Bhoi,N.Mishra,M.Pradhan.Analysis on Fault Mapping of Reversible Gates with Extended Hardware Description Language for Quantum Dot Cellular Apporach,Sensor Letters,17,pp.371-378,2019.
  6. B.Bhoi,N.Mishra,M.Pradhan.Design of magnetic dipole based 3D integration nano-circuits for future electronics application,International Journal of Nano Dimension,9,pp.374-385,2018.
  7. B.Bhoi,N.Mishra,M.Pradhan.A novel vedic divider based crypto hardware for nano computing paradigm,International Journal of Nano Dimension,9,pp.336-345,2018.
  8. R.Barik,B.Bhoi,M.Pradhan.An efficient redundant binary adder with revised computational rules,ElsevierComputers & Electrical Engineering,72,pp.224-236,2018.
  9. B.Bhoi,N.Mishra,M.Pradhan.A Universal Reversible Gate Architecture for Designing N-Bit Comparator Structure in Quantum-dot Cellular Automata,International Journal of Grid Distrbuted Computing,10,pp.33-46,2017.
  10. B.Bhoi,N.Mishra,M.Pradhan.Design and evaluation of an efficient parity-preserving reversible QCA gate with online testability,Taylor & Francis Cogent engineering,4(1),pp.1-18,2017.
  11. R. Barik ,M.Pradhan,R.Panda.Efficient Conversion technique from Redundant Binary to Non redundant Binary representation,Journal of Circuits Systems and Computers, World Scientific Journal,16,pp.1-18,2017, Singapore.
  12. R. Barik ,M.Pradhan,R.Panda.Time Efficient Signed Vedic Multiplier using Redundant Binary Representation,IET The Journal of Engineering,3,pp.60-68,2017, UK.
  13. R.Barik M.Pradhan.ASIC and FPGA Implementation of Cube Architecture,IET Computer & Digital Techniques,11(1),pp.43-49,2016, UK.
  14. R.Barik, M.Pradhan,Area-Time Efficient Square Architecture. Advances in Modeling, AMSE Journal, Series D, Computer Science and Statistics, 20(1),pp.21-34,2015, France. [SCImago journal and country rank value-0.12, H index: 6 ](Accepted)
  15. B.Bhoi,M.Pradhan, A high speed Divider Architecture using Paravartya Sutra of Vedic Mathematics,International Journal of Applied Engineering and Research,10,pp.13365-13375,2015,India. [SCImago journal and country rank value-0.13, H index: 5 ]
  16. M.Pradhan,R.Panda, High speed multiplier using Nikhilam Sutra algorithm of Vedic mathematics,Tayler & Francis,International Journal of Electronics, 101(3),pp. 300-307,2014,UK.[Impact factor: 0.56], [SCImago journal and country rank, subject category: Q2, H index: 38 ]
  17. M.Pradhan,R.Panda,Speed Optimization of Vedic Multiplier, Advances in Modeling,AMSE Journal, Series A, General Mathematics,pp.49,21,2012,France.[SCImago journal and country rank value-0.12, H index: 6 ]
  18. M.Pradhan,R. Panda,Design and Implementation of 16-bit processor.Advances in Modeling,AMSE Journal, Series D, Computer Science and Statistics,17(1),pp.1-14,2012, France.[SCImago journal and country rank value-0.12, H index: 6 ].
  19. M.Pradhan,R. Panda,Design and Implementation of Vedic multiplier. Advances in Modeling,AMSE Journal, Series D, Computer Science and Statistics,15(1),pp.1-19,2010, France.[SCImago journal and country rank value-0.12, H index: 6 ].
  20. M.Pradhan,R.Panda, FPGA Based design and implementation of ALU. Advances in Modeling,AMSE Journal, Series D, Computer Science and Statistics,15(1),pp.20-29,2010, France.[SCImago journal and country rank value-0.12, H index: 6 ]

National Publications

  1. S.Mishra, M.Pradhan, Implementation of karatsuba algorithm using polynomial multiplication. Indian Journal of Computer Science and Engineering (IJCSE), 3(1), pp.88-93,2012,India.
  1. B.Bhoi, N.Misra, M. Pradhan, R. Rout.Synthesis methods of Baugh-Wooley multiplier and non-restoring divider to enhance primitive’s results of QCA circuit,Smart Intelligent Computing and Applications, pp.237-245,2019,Springer, Singapore.
  2. B. Bhoi, N. Misra, M. Pradhan.A novel and efficient design for squaring units by quantum-dot cellular automata, Microelectronics, Electromagnetics and Telecommunications, pp.23-31,2019, Springer, Singapore.
  3. B. Bhoi, N. Mishra, M. Pradhan. Design of conservative gate and their novel application in median filtering in emerging QCA Nano circuit, Advances in Intelligent Systems and Computing (AISC) series of Springer, pp.131-144, 2018.ISSN: 2194-5357.
  4. B. Bhoi, M. Pradhan, N. Mishra. Novel robust design for reversible code converters and binary incremental with quantum-dot cellular automata, Advances in Intelligent Systems and Computing (AISC) series of Springer, pp.195-205, 2018.ISSN: 2194-5357.
  5. R. Barik, A. Panda, M. Pradhan. A High-Speed Booth Multiplier based on Redundant Binary Algorithm, in Proceedings of Advances in Intelligent Systems and Computing (AISC) series of Springer, pp. 569-575,2018. ISSN: 2194-5357.
  6. S. Tripathy, R. Barik, M. Pradhan. An Improved Conversion Circuit for Redundant Binary to Conventional Binary Representation, in Proceedings of Computational Intelligence, Communications, and Business Analytics, CCIS Series of Springer. pp.363-371, 2017. ISSN: 1865-0929.
1. Recent Advancements in Signal Processing,Microwave and VLSI,2018.
2. Skill development program on repairment of cell phones conducted by ETC department,2016.
Former H.O.D (ETC), FormerAssistant Superintendent, Hostel, Former Co-Vice President, Athletic Club,Former Warden, Hall of Residence, FormerVice President, Dramatic Club,Former NSS- Coordinator,FormerVice President, Cultural Association
Present Address : 
Dept. of ETC Engineering
VSS University of Technology, Burla
  Permanent Address :